Method of SSO Noise Reduction on FPGA of Digital Optical Units in Optical Communication
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 김재완 | - |
dc.contributor.author | 엄두섭 | - |
dc.date.accessioned | 2021-09-06T07:44:54Z | - |
dc.date.available | 2021-09-06T07:44:54Z | - |
dc.date.created | 2021-06-17 | - |
dc.date.issued | 2013 | - |
dc.identifier.issn | 2287-5026 | - |
dc.identifier.uri | https://scholar.korea.ac.kr/handle/2021.sw.korea/105125 | - |
dc.description.abstract | There is a growing need for optical communication systems that convert large volumes of data to optical signals and that accommodate and transmit the signals across long distances. Digital optical communication consists of a master unit (MU) and a slave unit (SU). The MU transmits data to SU using digital optical signals. However, digital optical units that are commercially available or are under development transmit data using two’s complement representation. At low input levels, a large number of SSOs (simultaneous switching outputs) are required because of the high rate of bit switching in two’s complement, which thereby increases the power noise. This problem reduces the overall system capability because a DSP (digital signal processor) chip (FPGA, CPLD, etc.) cannot be used efficiently and power noise increases. This paper proposes a change from two’s complement to a more efficient method that produces less SSO noise and can be applied to existing digital optical units. | - |
dc.language | English | - |
dc.language.iso | en | - |
dc.publisher | 대한전자공학회 | - |
dc.title | Method of SSO Noise Reduction on FPGA of Digital Optical Units in Optical Communication | - |
dc.title.alternative | Method of SSO Noise Reduction on FPGA of Digital Optical Units in Optical Communication | - |
dc.type | Article | - |
dc.contributor.affiliatedAuthor | 엄두섭 | - |
dc.identifier.bibliographicCitation | 전자공학회논문지, v.50, no.1, pp.97 - 102 | - |
dc.relation.isPartOf | 전자공학회논문지 | - |
dc.citation.title | 전자공학회논문지 | - |
dc.citation.volume | 50 | - |
dc.citation.number | 1 | - |
dc.citation.startPage | 97 | - |
dc.citation.endPage | 102 | - |
dc.type.rims | ART | - |
dc.identifier.kciid | ART001738149 | - |
dc.description.journalClass | 2 | - |
dc.description.journalRegisteredClass | kci | - |
dc.subject.keywordAuthor | Low Power Noise | - |
dc.subject.keywordAuthor | Field Programmable Gate Array | - |
dc.subject.keywordAuthor | Digital Optical Unit | - |
dc.subject.keywordAuthor | Noise Figure | - |
dc.subject.keywordAuthor | Simultaneous Switching Outputs | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
(02841) 서울특별시 성북구 안암로 14502-3290-1114
COPYRIGHT © 2021 Korea University. All Rights Reserved.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.