Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 360-fs-Time-Resolution 7-bit Stochastic Time-to-Digital Converter With Linearity Calibration Using Dual Time Offset Arbiters in 65-nm CMOS

Full metadata record
DC Field Value Language
dc.contributor.authorChung, Hayun-
dc.contributor.authorHyun, Minji-
dc.contributor.authorKim, Jungwon-
dc.date.accessioned2021-11-23T11:40:30Z-
dc.date.available2021-11-23T11:40:30Z-
dc.date.issued2021-03-
dc.identifier.issn0018-9200-
dc.identifier.issn1558-173X-
dc.identifier.urihttps://scholar.korea.ac.kr/handle/2021.sw.korea/128469-
dc.description.abstractThis article presents a 7-bit stochastic time-to-digital converter (STDC) with dual time offset arbiters that enables linearity calibration. The dual time offset arbiter with 1-bit mode selection effectively doubles time offsets available for time-to-digital conversion with minimal increase in hardware complexity. A genetic algorithm (GA)-based linearity calibration efficiently searches a huge search space to find the optimal time offset mode selection setting and a set of arbiters that lead to minimal integrated nonlinearity (INL). The combination of dual time offset arbiters and GA-based linearity calibration enables the proposed STDC to achieve ultrafine time resolution and a good linearity simultaneously. The proposed STDC also guarantees robust performance against on-die variation and gains good scalability with process technology as the linearity calibration is performed purely in the digital domain. A test chip prototype fabricated in a 65-nm CMOS technology demonstrates 360-fs time resolution with 0.75-LSB INL at 100 MS/s. The prototype achieves the effective time resolution of 630 fs, which is 1.5 times improvement compared with the prior arts.-
dc.format.extent10-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 360-fs-Time-Resolution 7-bit Stochastic Time-to-Digital Converter With Linearity Calibration Using Dual Time Offset Arbiters in 65-nm CMOS-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/JSSC.2020.3036960-
dc.identifier.scopusid2-s2.0-85097156785-
dc.identifier.wosid000622100500024-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.56, no.3, pp 940 - 949-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume56-
dc.citation.number3-
dc.citation.startPage940-
dc.citation.endPage949-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordAuthorLinearity-
dc.subject.keywordAuthorCalibration-
dc.subject.keywordAuthorComplexity theory-
dc.subject.keywordAuthorSystematics-
dc.subject.keywordAuthorHardware-
dc.subject.keywordAuthorSwitches-
dc.subject.keywordAuthorSignal resolution-
dc.subject.keywordAuthorDual power supply-
dc.subject.keywordAuthordual time offset arbiter-
dc.subject.keywordAuthorgenetic algorithm (GA)-
dc.subject.keywordAuthorlinearity calibration-
dc.subject.keywordAuthoron-die variation-
dc.subject.keywordAuthorstochastic time-to-digital converter (STDC)-
dc.subject.keywordAuthorultra-fine time resolution-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Science and Technology > Department of Electronics and Information Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Chung, Hayun Cecillia photo

Chung, Hayun Cecillia
College of Science and Technology (Department of Electronics and Information Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE