A 2.4 GHz 0.1-Fref-Bandwidth All-Digital Phase-Locked Loop With Delay-Cell-Less TDC
- Authors
- Song, Minyoung; Jung, Inhwa; Pamarti, Sudhakar; Kim, Chulwoo
- Issue Date
- 12월-2013
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Keywords
- All-digital PLL (ADPLL); delay-cell-less TDC; low noise VCO; phase-locked loop (PLL); time-to-digital converter (TDC)
- Citation
- IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.60, no.12, pp.3145 - 3151
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
- Volume
- 60
- Number
- 12
- Start Page
- 3145
- End Page
- 3151
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/101378
- DOI
- 10.1109/TCSI.2013.2265975
- ISSN
- 1549-8328
- Abstract
- An all-digital phase locked loop (ADPLL) with a proposed time-to-digital converter (TDC) which has no delay cell is designed by the 0.13-mu m CMOS process. The delay-cell-less TDC (DLTDC) that can suppress device noises and PVT mismatches is essential for wider bandwidth operations. Moreover, sub-gate TDC resolution can be achieved with the proposed DLTDC. A ring-VCO based digitally-controlled oscillator (DCO) which reduces 1/f noise is also proposed to enhance noise performance. The 2 MHz BW ADPLL which occupies 0.42 mm(2) consumes 12 mA and its measured jitter is 4 ps(rms) at 2.4 GHz.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > School of Electrical Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.