Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 5-BIT 500-MS/S FLASH ADC USING TIME-DOMAIN COMPARISON

Authors
Min, Young-JaeKim, Hoon-KiKim, ChulwooKim, Soo-WonKim, Gil-Su
Issue Date
12월-2012
Publisher
WORLD SCIENTIFIC PUBL CO PTE LTD
Keywords
Analog-to-digital converter; time-domain comparison; flash converter; voltage-to-time converter
Citation
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, v.21, no.8
Indexed
SCIE
SCOPUS
Journal Title
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS
Volume
21
Number
8
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/106697
DOI
10.1142/S0218126612400233
ISSN
0218-1266
Abstract
A 5-bit 500-MS/s time-domain flash ADC is presented. The proposed ADC consists of a reference resistor ladder, two voltage-to-time converter arrays, a time-domain comparator array and a digital encoder without sample-and-hold. In order to achieve low-power consumption with high conversion-speed and to enhance design reusability in terms of a highly digital implementation with more regular mask patterns, the time-domain comparison is devised in the flash ADC. The prototype has been implemented and fabricated in a standard 0.18 mu m CMOS technology and occupies 0.132mm(2) without pads. The measured SNDR and SFDR up to the Nyquist frequency are 26.6 dB and 35.1 dB, respectively. And the peak DNL and INL are measured as 0.43 LSB and 0.58 LSB, respectively. The prototype consumes 8mW with a 1.8-V supply voltage.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE