Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Rail-to-Rail의 입력 신호 범위를 가지는 12-bit 1MS/s 축차비교형 아날로그-디지털 변환기A 12-bit 1MS/s SAR ADC with Rail-to-Rail Input Range

Other Titles
A 12-bit 1MS/s SAR ADC with Rail-to-Rail Input Range
Authors
김두연임신일김석기정재진
Issue Date
2010
Publisher
대한전기학회
Keywords
Successive Approximation Register (SAR); ADC; Rail-to-Rail; DNW; Split capacitor
Citation
전기학회논문지ABCD, v.59, no.2, pp.355 - 358
Journal Title
전기학회논문지ABCD
Volume
59
Number
2
Start Page
355
End Page
358
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/117737
ISSN
1229-2443
Abstract
As CMOS technology continues to scale down, signal processing is favorably done in the digital domain,which requires Analog-to-Digital(A/D) Converter to be integrated on-chip. This paper presents a design methodology of 12-bit 1-MS/s Rail-to-Rail fully differential SAR ADC using Deep N-well Switch based on binary search algorithm. Proposed A/D Converter has the following architecture and techniques. Firstly, chip size and power consumption is reduced due to split capacitor array architecture and charge recycling method. Secondly, fully differential architecture is used to reduce noise between the digital part and converters. Finally, to reduce the mismatch effect and noise error, the circuit is designed to be available for Rail-to-Rail input range using simple Deep N-well switch. The A/D Converter fabricated in a TSMC 0.18um 1P6M CMOS technology and has a Signal-to-Noise-and-Distortion-Ratio(SNDR) of 69 dB and Free-Dynamic-Range (SFDR) of 73 dB. The occupied active area is 0.6mm2
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE