6-bit 1.6-GS/s 85-mW flash analog to digital converter using symmetric three-input comparator
- Authors
- Kim, Yun-Jeong; Lee, Jong-Ho; Koo, Ja-Hyun; Baek, Kwang-Hyun; Kim, Suki
- Issue Date
- 3월-2008
- Publisher
- IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
- Keywords
- comparator flash ADC; high-speed ADC; interpolation
- Citation
- IEICE TRANSACTIONS ON ELECTRONICS, v.E91C, no.3, pp.392 - 395
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEICE TRANSACTIONS ON ELECTRONICS
- Volume
- E91C
- Number
- 3
- Start Page
- 392
- End Page
- 395
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/124023
- DOI
- 10.1093/ietele/e91-c.3.392
- ISSN
- 0916-8524
- Abstract
- In this paper, we describe a 6-bit 1.6-GS/s flash analog to digital converter (ADC). To reduce the power consumption and active area, we propose a new interpolation architecture using a symmetric three-input comparator. This ADC achieves 5.56 effective bits for input frequencies up to 220 MHz at 1.6 GS/s, and almost five effective bits for 660 MHz input at 1.6 GS/s. Peak INL and DNL are less than 0.5 LSB and 0.45 LSB, respectively. This ADC consumes 85 mW from 1.8 V at 1.6 GS/s and occupies an active area of 0.27 mm(2). It is fabricated in 0.18-mu m CMOS.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > School of Electrical Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.