Efficient discrete-time bandpass sigma-delta modulator and digital I/Q demodulator for multistandard wireless applications
- Authors
- Jeong, Chanyong; Kim, Yonghwan; Kim, Soowon
- Issue Date
- 2월-2008
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Keywords
- bandpass; sigma-delta modulation; discrete-time; digital demodulator
- Citation
- IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, v.54, no.1, pp.25 - 32
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON CONSUMER ELECTRONICS
- Volume
- 54
- Number
- 1
- Start Page
- 25
- End Page
- 32
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/124116
- DOI
- 10.1109/TCE.2008.4470019
- ISSN
- 0098-3063
- Abstract
- This paper presents an efficient discrete-time bandpass sigma-delta (Sigma Delta) modulator and digital in-phase/quadrature (I/Q) demodulator for multistandard wireless applications. The proposed bandpass Sigma Delta modulator provides higher speed using advanced switched-capacitor resonators which are faster than the conventional ones. The test chip has been implemented in a 0.18 mu m CMOS process and occupied with the active chip area of 0.16 mm(2). The power consumption of the,fabricated chip is 2.34 mW with a 1.8 V supply voltage. The measured peak signal-to-noise ratios (SNR) are 34 dB for 1.536 MHz (T-DMB), 26 dB for 5 MHz (UMTS), and 20 dB,for 10 MHz (WiBro) bandwidths, respectively. This paper also covers the simple and robust digital I/Q demodulator which has been realized using a field programmable gate array (FPGA) for digital signal processing(1).
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > School of Electrical Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.