Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Energy-efficient three-terminal SiOx memristor crossbar array enabled by vertical Si/graphene heterojunction barristor

Authors
Choi, S.Choi, J.-W.Kim, J.C.Jeong, H.Y.Shin, J.Jang, S.Ham, S.Kim, N.D.Wang, G.
Issue Date
6월-2021
Publisher
Elsevier Ltd
Keywords
Crossbar array; Electrostatic gating; Energy-efficient; Gate-tunable memristor; Graphene barristor; Nonvolatile universal logic gates; Silicon oxide (SiOx); Three-terminal memristor
Citation
Nano Energy, v.84
Indexed
SCIE
SCOPUS
Journal Title
Nano Energy
Volume
84
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/128831
DOI
10.1016/j.nanoen.2021.105947
ISSN
2211-2855
Abstract
A three-terminal memristor is an electronic memory architecture that is particularly suitable for next-generation devices owing to its customizable intrinsic switching characteristics. However, its slow switching speed and lack of high-density array structure has hindered its applicability thus far. In this study, we have designed and fabricated a novel architecture by vertically integrating a silicon oxide (SiOx) memristor and a graphene barristor, which can be readily extended to a 16 × 16 crossbar array. Notably, the unipolar resistive switching of the SiOx memristor can be actively modulated by controlling a silicon (Si) phase filament via the barristor's electrostatic gating. Such gate-tunable SiOx memristor in the array was observed to exhibit excellent electrical performance, e.g., increased switching speed (up to ~35 ns), increased switching probability, enhanced uniformity, and decreased operating voltage. The energy consumption is also significantly improved 4 nJ to 2 pJ via the gating, which exhibits lower than other three-terminal memristors. Moreover, it was able to sustain a high ON–OFF ratio (>106), multi-bit capability (~9 states), and stable endurance and retention properties regardless of gating. As an additional potential application, nonvolatile universal logic gates, including NOT, NOR, and NAND gates, were successfully implemented in this study based on simple circuits containing gate-tunable SiOx memristors. We believe that the proposed gate-tunable SiOx memristor represents a distinctive and novel development toward a fast, low energy, and extendable three-terminal memristor platform for electronic devices, thus undertaking a major step in unleashing the potential of memristors to support the growing demands of cutting-edge technologies. © 2021 Elsevier Ltd
Files in This Item
There are no files associated with this item.
Appears in
Collections
ETC > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE