A Capacitively Coupled CT Delta Sigma M With Chopping Artifacts Rejection for Sensor Readout ICs
- Authors
- Lim, Chaegang; Choi, Yohan; Park, Yunsoo; Song, Jaegeun; Ahn, Soon-Sung; Park, Sooho; Kim, Chulwoo
- Issue Date
- 8월-2021
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Keywords
- 1/f noise; CCIA; CT Delta Sigma M; RRL; analog-to-digital converter (ADC); chopping artifacts; chopping technique; noise-folding; ripple; sensor readout IC; spike
- Citation
- IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.68, no.8, pp.3242 - 3253
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
- Volume
- 68
- Number
- 8
- Start Page
- 3242
- End Page
- 3253
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/136918
- DOI
- 10.1109/TCSI.2021.3084350
- ISSN
- 1549-8328
- Abstract
- This paper presents a sensor readout integrated circuit (ROIC) using a capacitively coupled instrumentation amplifier (CCIA)-embedded continuous-time Delta Sigma modulator (CT Delta Sigma M) incorporating chopping artifact rejection. Chopping is an essential technique for suppressing the offset and 1/f noise. However, the chopping artifacts in the modulator loop degrade the in-band noise, linearity, and loop stability. In the proposed design, chopping aliasing is avoided by setting the chopping frequency (f(ch)) same as the sampling frequency (f(s)). The chopping ripple is mitigated using the ripple reduction loop (RRL), and the shaped quantization noise-folding resulting from the RRL is prevented by minimizing the loop gain and bandwidth of the RRL. The residual ripple and spikes are filtered out using the alias rejection band of CT Delta Sigma M. The third-order loop filter enables sufficient noise-shaping with a low oversampling ratio (OSR). The chip is implemented in a 180-nm CMOS process with an active area of 1.65 mm(2), drawing 232.2 mu A at a 1.8 V supply. The proposed capacitively coupled (CC)-CT Delta Sigma M has a 19.4 nV/root Hz input-referred noise density, 1.9 mu V offset, 0.08% gain error, 16 ppm integral nonlinearity (INL), and 140 dB common-mode rejection ratio (CMRR) within an input range of 60 mV(pp). With -110.1 dB total harmonic distortion (THD), excellent dynamic linearity performance is achieved owing to the CCIA-integrated design and chopping artifact rejection technique.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > School of Electrical Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.