Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Device Design Guidelines of 3-nm Node Complementary FET (CFET) in Perspective of Electrothermal Characteristicsopen access

Authors
Jung, Seung-GeunJang, DongwonMin, Seong-JiPark, EuyjinYu, Hyun-Yong
Issue Date
2022
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Complementary FET (CFET); nanosheet FET (NSHFET); technology computer-aided design (TCAD); 3-nm technology node
Citation
IEEE ACCESS, v.10, pp.41112 - 41118
Indexed
SCIE
SCOPUS
Journal Title
IEEE ACCESS
Volume
10
Start Page
41112
End Page
41118
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/140874
DOI
10.1109/ACCESS.2022.3166934
ISSN
2169-3536
Abstract
For the first time, device design guidelines for a 3-nm node complementary field-effect transistor (CFET), which vertically stacks n-type and p-type nanosheet MOSFETs with a shared gate, are investigated using calibrated 3-D technology computer-aided design (TCAD). Here, the optimal device dimensions of the CFETS for better inverter performance and thermal characteristics are studied. The electrothermal performance are investigated for various vertical dimension parameters of CFET, such as the number of stacked channels, vertical distance between nanosheet channels (D-nsh), distance of n/pMOS separation (D-n/p), and channel thicknesses (T-nsh). The results show that, unlike conventional CMOS, the reduction of D-nsh and D-n/p of CFET can effectively improve inverter performance without severe thermal degradation, although other dimensional parameters trigger a severe trade-off between different electrothermal parameters. The reduction of D-nsh and D-n/p decreases C-eff with a lower metal via the height and gate fringing effect. However, the reduction in D-nsh and D-n/p does not change R-eff; therefore, both the operation frequency (f) and power-product delay (PDP) can be improved. In the case of thermal characteristics, the reduction of D-nsh and D-n/p slightly increases both T-max and Rth because of thermal coupling but is negligible. Therefore, the reduction of D-nsh and D-n/p will be a key technique for the development of sub-3-nm CFET.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > School of Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE