Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A software framework for pipelined arithmetic algorithms in field programmable gate arrays

Authors
Kim, J. B.Won, E.
Issue Date
1-3월-2018
Publisher
ELSEVIER SCIENCE BV
Keywords
Software framework; FPGA; Pipelined arithmetic algorithms; VHDL; C plus; Code generation
Citation
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, v.883, pp.83 - 89
Indexed
SCIE
SCOPUS
Journal Title
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT
Volume
883
Start Page
83
End Page
89
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/76776
DOI
10.1016/j.nima.2017.11.064
ISSN
0168-9002
Abstract
Pipelined algorithms implemented in field programmable gate arrays are extensively used for hardware triggers in the modern experimental high energy physics field and the complexity of such algorithms increases rapidly. For development of such hardware triggers, algorithms are developed in C++, ported to hardware description language for synthesizing firmware, and then ported back to C++ for simulating the firmware response down to the single bit level. We present a C++ software framework which automatically simulates and generates hardware description language code for pipelined arithmetic algorithms. (c) 2017 Elsevier B.V. All rights reserved.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Science > Department of Physics > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Won, Eun il photo

Won, Eun il
이과대학 (물리학과)
Read more

Altmetrics

Total Views & Downloads

BROWSE