Exploiting Refresh Effect of DRAM Read Operations: A Practical Approach to Low-Power Refresh
- Authors
- Gong, Young-Ho; Chung, Sung Woo
- Issue Date
- 5월-2016
- Publisher
- IEEE COMPUTER SOC
- Keywords
- DRAM refresh; refresh interval; low-power scheme; main memory
- Citation
- IEEE TRANSACTIONS ON COMPUTERS, v.65, no.5, pp.1507 - 1517
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON COMPUTERS
- Volume
- 65
- Number
- 5
- Start Page
- 1507
- End Page
- 1517
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/88854
- DOI
- 10.1109/TC.2015.2448079
- ISSN
- 0018-9340
- Abstract
- Dynamic random access memory (DRAM) requires periodic refresh operations to retain its data. In practice, DRAM retention times are normally distributed from 64 ms to several seconds. However, the conventional refresh method uses 64 ms as the refresh interval, since it applies the same refresh interval to all DRAM rows. Thus, the conventional refresh method results in unnecessary refresh operations (eventually, energy waste) to the DRAM rows whose retention times are longer than 64 ms. In this paper, we propose a practical refresh scheme that exploits refresh effect of DRAM read operations to reduce refresh overhead. Our proposed scheme applies a refresh interval longer than the conventional refresh interval (64 ms) to the DRAM chip. In this case, weak DRAM rows (DRAM rows whose retention times are shorter than the refresh interval of the DRAM chip) cannot retain their data. In order to retain the data stored in the weak DRAM rows, the memory controller issues read operations to the weak DRAM rows every required refresh interval for the weak DRAM rows. Our evaluation results show that our proposed scheme with 192 ms refresh interval reduces average refresh energy consumption up to 66.0 percent, which in turn reduces average DRAM energy consumption up to 31.8 percent, compared to the conventional refresh method (64 ms). Our proposed scheme requires no modification to internal DRAM chip structures, but it only adds a small weak row buffer (the buffer for the weak row information) to the memory controller, which has a negligible area overhead.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - Graduate School > Department of Computer Science and Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.