Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Latch-based FPGA emulation method for design verification: case study with microprocessor

Authors
Kim, M.Kong, J.Suh, T.Chung, S. W.
Issue Date
28-4월-2011
Publisher
INST ENGINEERING TECHNOLOGY-IET
Citation
ELECTRONICS LETTERS, v.47, no.9, pp.532 - 533
Indexed
SCIE
SCOPUS
Journal Title
ELECTRONICS LETTERS
Volume
47
Number
9
Start Page
532
End Page
533
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/112624
DOI
10.1049/el.2011.0462
ISSN
0013-5194
Abstract
Using latches in a digital design is considered wrong owing to the timing issue. Field-programmable gate array (FPGA) vendors also recommend flip-flops instead of latches in emulation. In this reported work, however, the usefulness and benefit of utilising latches in FPGA emulation for processor design verification is demonstrated. The study shows that a latch-based register file provides the seamless capability of functionality validation, whereas the flip-flop based one requires modification to the original design, potentially harming the completeness of functional verification. Experiment results with Xilinx and Altera devices show marginal differences in terms of emulation performance and area requirement in both approaches. This study reveals that replacing SRAM with latches rather than flip-flops is appealing and preferable in emulation with FPGAs.
Files in This Item
There are no files associated with this item.
Appears in
Collections
Graduate School > Department of Computer Science and Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Suh, Tae weon photo

Suh, Tae weon
컴퓨터학과
Read more

Altmetrics

Total Views & Downloads

BROWSE