Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Pipelined Squarer for Unsigned Integers of Up to 12 Bits

Authors
Choi, SeongjinOh, Hyeong-Cheol
Issue Date
Mar-2018
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Keywords
squarer; high-speed pipelining
Citation
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, v.E101D, no.3, pp.795 - 798
Indexed
SCIE
SCOPUS
Journal Title
IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS
Volume
E101D
Number
3
Start Page
795
End Page
798
URI
https://scholar.korea.ac.kr/handle/2021.sw.korea/77265
DOI
10.1587/transinf.2017EDL8229
ISSN
1745-1361
Abstract
This paper proposes and analyzes a pipelining scheme for a hardware squarer that can square unsigned integers of up to 12 bits. Each stage is designed and adjusted such that stage delays are well balanced and that the critical path delay of the design does not exceed the reference value which is set up based on the analysis. The resultant design has the critical path delay of approximately 3.5 times a full-adder delay. In an implementation using an Intel Stratix V FPGA, the design operates at approximately 23% higher frequency than the comparable pipelined squarer provided in the Intel library.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Science and Technology > Department of Electronics and Information Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Oh, Hyeong Cheol photo

Oh, Hyeong Cheol
College of Science and Technology (Department of Electronics and Information Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE