Inverting logic-in-memory cells comprising silicon nanowire feedback field-effect transistors
- Authors
- Park, Young-Soo; Lim, Doohyeok; Son, Jaemin; Jeon, Juhee; Cho, Kyoungah; Kim, Sangsig
- Issue Date
- 28-5월-2021
- Publisher
- IOP PUBLISHING LTD
- Keywords
- silicon nanowire; feedback field-effect transistors; switchable memory device; logic-in-memory; memory hierarchy; mixed-mode simulation
- Citation
- NANOTECHNOLOGY, v.32, no.22
- Indexed
- SCIE
SCOPUS
- Journal Title
- NANOTECHNOLOGY
- Volume
- 32
- Number
- 22
- URI
- https://scholar.korea.ac.kr/handle/2021.sw.korea/127995
- DOI
- 10.1088/1361-6528/abe894
- ISSN
- 0957-4484
- Abstract
- In this paper, we propose inverting logic-in-memory (LIM) cells comprising silicon nanowire feedback field-effect transistors with steep switching and holding characteristics. The timing diagrams of the proposed inverting LIM cells under dynamic and static conditions are investigated via mixed-mode technology computer-aided design simulation to verify the performance. The inverting LIM cells have an operating speed of the order of nanoseconds, an ultra-high voltage gain, and a longer retention time than that of conventional dynamic random access memory. The disturbance characteristics of half-selected cells within an inverting LIM array confirm the appropriate functioning of the random access memory array.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > School of Electrical Engineering > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.